Publications/Patents

Journal Publications

  1. A. Mukherjee and M. Marek-Sadowska, “Wave Steering to Integrate Logic and Physical Syntheses”, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 11, no. 1, February 2003, pp.105-120.
  2. A. Singh, A. Mukherjee, L. Macchiarulo and M. Marek-Sadowska, “PITIA : An FPGA for Throughput-Intensive Applications“,  IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 11 , no. 3,  June 2003, pp.354–363.
  3. A. Mukherjee and M. Marek-Sadowska, “Clock and Power Gating with Timing Closure“, IEEE Design & Test Journal – Special Issue on Power-Supply Design and Analysis for ICs,  May-June 2003, pp.32-39.
  4. K. Regester, J. Byun, A. Mukherjee and A. Ravindran, “Implementing bioinformatics algorithms on Nallatech-configurable multi-FPGA systems”, Xcell Journal., Second Quarter, 2005, pp.100-103.
  5. F. Su, W. Hwang, A. Mukherjee and K. Chakrabarty, “Testing and Diagnosis of Realistic Defects in Digital Microfluidic Biochips“, Journal of Electronic Testing: Theory and Applications, 2006, pp.219-233.
  6. K. Datta, A. Mukherjee and A. Ravindran, “Automated design flow for diode based nanofabrics“, ACM Journal of Emerging Technologies in Computing Systems, vol, 2, no.3, July 2006, pp.219-241.
  7. S. Mohan, A. Ravindran, D. Binkley and A. Mukherjee, “Power optimized design of CMOS Programmable Gain Amplifiers”, Journal of Low Power Electronics, Vol. 2, No:2, August 2006, pp.259-270.
  8. R. Karanam, A. Ravindran, A. Mukherjee, C. Gibas, and A. Wilkinson, “Using FPGA-based Hybrid Computers for Bioinformatics Applications”, XCell Journal, Issue 58, Third Quarter, 2006, pp.80-83.
  9. D. Davids, S. Datta, A. Mukherjee, B. Joshi and A. Ravindran, “Multiple Fault Diagnosis in Digital Microfluidic Biochips“, ACM Journal on Emerging Technologies in Computing Systems, vol. 2, no. 4, October 2006, pp.262-276.
  10. S. Tucker, A. Ravindran, C. Wichman, and A. Mukherjee, “Design Techniques for Micro-Power Algorithmic Analog-to-Digital Converters“, Journal of Low Power Electronics, Vol. 3., April 2007, pp.1-10.

Conference Publications

  1. A. Mukherjee, M. Marek-Sadowska and S. I. Long, “Wave Pipelining YADDs : A Feasibility Study“, Proceedings of IEEE Custom Integrated Circuits Conference , May 1999, pp.559-562.
  2. A. Mukherjee, R. Sudhakar, M. Marek-Sadowska and S. I. Long, “Wave Steering in YADDs : A Novel Non-iterative Synthesis and Layout Technique“, Proceedings of IEEE Design Automation Conference , June 1999, pp.466-471.
  3. A. Singh, L. Macchiarulo, A. Mukherjee and M. Marek-Sadowska, “A Novel High Throughput FPGA Architecture“, Proceedings of ACM International Symposium on FPGAs, February 2000, pp.22-29.
  4. A. Singh, A. Mukherjee and M. Marek-Sadowska, “Interconnect Pipelining in a Throughput Intensive FPGA Architecture“, Proceedings of ACM International Symposium on FPGAs, February 2001, pp.153-160.
  5. G. Parthasarathy, M. Marek-Sadowska, A. Mukherjee and A. Singh, “Interconnect Complexity-Aware FPGA Placement using Rent’s rule“, Proceedings of IEEE System Level Interconnect Prediction, March 2001.
  6. A. Singh, A. Mukherjee and M. Marek-Sadowska, “Latency and Latch Count Minimization in Wave Steered Circuits“, Proceedings of IEEE Design Automation Conference, June 2001, pp.383-388.
  7. N. Funabiki, A. Singh, A. Mukherjee and M. Marek-Sadowska, “A Global Routing Technique for Wave Steered Circuits“, Proceedings of IEEE EuroMICRO Digital System Design, August 2001, pp.430-436.
  8. A. Mukherjee, K. Wang, L. -H. Chen and M. Marek-Sadowska, “Sizing Power/Ground Meshes for Clocking and Computing Circuit Components“, Proceedings of IEEE Design, Automation and Test in Europe Conference, March 2002, pp.176-183.
  9. A. Mukherjee, K. R. Dusety and R. Sankaranarayan, “A practical CAD technique for reducing power/ground noise in DSM circuits“, Proceedings of IEEE/ACM Great Lakes Symposium on VLSI, April 2003, pp.96-99.
  10. A. Mukherjee, R. Sankaranarayan and K. R. Dusety, “Layout-aware gate-sizing and buffer insertion for low-power low-noise DSM circuits“, Proceedings of IEEE ASIC-SOC Conference, September 2003.
  11. A. Mukherjee, “On the reduction of Simultaneous Switching in SoCs“, Proceedings of IEEE International Symposium on VLSI, February, 2004.
  12. A. Mukherjee and R. Sankaranarayan, “Retiming and Clock Scheduling to minimize Simultaneous Switching“, Proceedings of IEEE International System-on-Chip Conference, September, 2004.
  13. A. Mukherjee, “Reducing Crosstalk Noise in High Speed FPGAs“, Proceedings of IEEE International System-on-Chip Conference, September, 2004.
  14. J. Bolano, J. Johnson, A. Wood, A. Mukherjee, H. Hilger and A. Ravindran, “Real time wireless remote monitoring of methane flux in landfills”, Proceedings of International Conference on Energy, Enviroment and Disasters, July 2005. 
  15. F. Su, W. Hwang, A. Mukherjee and K. Chakrabarty, “Defect-Oriented Testing and Diagnosis of Digital Microfluidics-Based Biochips“, Proceedings of IEEE International Test Conference, 2005.
  16. K. Datta, A. Mukherjee and A. Ravindran, “Routing for Reliability in Molecular Diode-based Nanofabrics“, Proceedings of the 8th Military and Aerospace Programmable Logic Device (MAPLD) International Conference, September 2005.
  17. A. Mukherjee, “The Biochip Journey from the Lab to the Field – A System Designer’s Perspective“, Proceedings of the IEEE Design Automation and Test in Europe (DATE) conference – Special Workshop on Biochips, March 2006.
  18. J. Bolano, O. Eruotor, Y. Nerie, K. Datta, A. Mukherjee and A. Ravindran, “The Wireless Sensor Tissue: A Network of Wireless Sensor Nodes using Cellular Mechanisms for Autonomous Distributed Fault Tolerance”, Proceedings of IEEE 15thNorth Atlantic Test Workshop, May 2006.
  19. K. Datta, R. Karanam, J-H. Byun, A. Mukherjee, B. Joshi and A. Ravindran, “VIVO: A Biology-inspired Self-Repairable Distributed Fault Tolerant Design Methodology with Efficient Redundancy Insertion Technique”,Proceedings of IEEE 15thNorth Atlantic Test Workshop, May 2006.
  20. J. Byun, R. Karanam, A. Ravindran, A. Mukherjee and B. Joshi, “Fault Tolerant Techniques for I/O Bound High Performance Systolic Arrays on SRAM FPGAs“, Proceedings of the 9th Military and Aerospace Programmable Logic Device (MAPLD) International Conference, September 2006.
  21. R. K. Karanam, A. Ravindran and A. Mukherjee, ” A Stream Multiprocessor System-On-Chip Architecture for FPGA Acceleration of Bioinformatics Applications“, Submitted to the Special Session on Reconfigurable Computing for Biological Data Analysis, IEEE 7th International Symposium on BioInformatics and BioEngineering 2007.

 

    Book Chapter

    B. Joshi, A. Mukherjee and A. Ravindran, “Emerging Digital Microfluidic Biochips”, CMOS circuits for Emerging Technologies, Chapter 4.3, Publisher Artech House, Editor Kris Iniewski, 2007.

    Book

    S. Mukherjee and A. Mukherjee, Entrepreneurship Development and Business Communication, Publisher B.B. Kundu Grandsons, India, 1st edition July 2003, 2nd edition July 2004.

US Patent

Title : Methodology for Scheduling, Partitioning and Mapping Computational Tasks onto Scalable, High Performance, Hybrid FPGA Networks

Inventors : Arindam Mukherjee and Arun Ravindran

Filing Date : June 15, 2005.

Provisional Patent

Title : FPGA based Hardware Accelerators for Bioinformatics

Inventors : Arindam Mukherjee and Arun Ravindran

Filing Date : June 15, 2004.

Report of Invention

Title : Fabrication of a nanosensor DNA microarray chip

Inventors : Mahnaz El-Kouedi, Aja Andreu, Kayvan Najarian, Robert Splinter, Arindam Mukherjee, Arun Ravindran,and Mohamed Ali Hasan.

Filing Date : July 14, 2004.